| FA Project Status | |||
| Project File: | HA.xise | Parser Errors: | No Errors |
| Module Name: | FA | Implementation State: | Programming File Generated |
| Target Device: | xc3s500e-4fg320 |
|
No Errors |
| Product Version: | ISE 12.1 |
|
No Warnings |
| Design Goal: | Balanced |
|
All Signals Completely Routed |
| Design Strategy: | Xilinx Default (unlocked) |
|
|
| Environment: | System Settings |
|
0 (Timing Report) |
| Device Utilization Summary | [-] | ||||
| Logic Utilization | Used | Available | Utilization | Note(s) | |
| Number of 4 input LUTs | 2 | 9,312 | 1% | ||
| Number of occupied Slices | 1 | 4,656 | 1% | ||
| Number of Slices containing only related logic | 1 | 1 | 100% | ||
| Number of Slices containing unrelated logic | 0 | 1 | 0% | ||
| Total Number of 4 input LUTs | 2 | 9,312 | 1% | ||
| Number of bonded IOBs | 5 | 232 | 2% | ||
| Average Fanout of Non-Clock Nets | 1.60 | ||||
| Performance Summary | [-] | |||
| Final Timing Score: | 0 (Setup: 0, Hold: 0) | Pinout Data: | Pinout Report | |
| Routing Results: | All Signals Completely Routed | Clock Data: | Clock Report | |
| Timing Constraints: | ||||
| Detailed Reports | [-] | |||||
| Report Name | Status | Generated | Errors | Warnings | Infos | |
| Synthesis Report | Current | vie 9. sep 18:01:30 2011 | 0 | 0 | 0 | |
| Translation Report | Current | vie 9. sep 18:01:34 2011 | 0 | 0 | 0 | |
| Map Report | Current | vie 9. sep 18:01:37 2011 | 0 | 0 | 2 Infos (0 new) | |
| Place and Route Report | Current | vie 9. sep 18:01:44 2011 | 0 | 0 | 1 Info (0 new) | |
| Power Report | ||||||
| Post-PAR Static Timing Report | Current | vie 9. sep 18:01:46 2011 | 0 | 0 | 5 Infos (0 new) | |
| Bitgen Report | Current | vie 9. sep 18:01:51 2011 | 0 | 0 | 0 | |
| Secondary Reports | [-] | ||
| Report Name | Status | Generated | |
| ISIM Simulator Log | Out of Date | vie 9. sep 17:59:10 2011 | |
| WebTalk Report | Current | vie 9. sep 18:01:51 2011 | |
| WebTalk Log File | Current | vie 9. sep 18:01:57 2011 | |